index
:
melonDS
master
modified version of melonDS used for school/vsr
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
src
/
ARMJIT_x64
Commit message (
Expand
)
Author
Age
*
disable literal optimations in DTCM
RSDuck
2020-06-16
*
make literal optimisation more reliable
RSDuck
2020-06-16
*
integrate changes from ARM64 backend and more
RSDuck
2020-06-16
*
decrease jit block cache address granularity
RSDuck
2020-06-16
*
remove leftover debug code
RSDuck
2020-06-16
*
new block cache and much more...
RSDuck
2020-06-16
*
load register only if needed
RSDuck
2020-06-16
*
more fixes for flag optimisation
RSDuck
2020-06-16
*
remove debug printing
RSDuck
2020-06-16
*
fixes for flag optimisation
RSDuck
2020-06-16
*
optimise away unneeded flag sets
RSDuck
2020-06-16
*
abandon pipelining on jit
RSDuck
2020-06-16
*
remove unneeded dolphin code, C++11 static_assert
RSDuck
2020-06-16
*
jit: fix RSC
RSDuck
2020-06-16
*
jit: fix thumb hi reg alu and mcr halt
RSDuck
2020-06-16
*
jit: decrease blockcache AddrMapping size for ARM9
RSDuck
2020-06-16
*
jit: fix misc static branch things
RSDuck
2020-06-16
*
jit: LDM/STM keep proper stack alignment
RSDuck
2020-06-16
*
jit: fix BLX_reg with rn=lr
RSDuck
2020-06-16
*
jit: add compile option
RSDuck
2020-06-16
*
jit: make everything configurable
RSDuck
2020-06-16
*
jit: fix linux
RSDuck
2020-06-16
*
jit: fix wrongly placed const
RSDuck
2020-06-16
*
jit: SMULL and SMLAL
RSDuck
2020-06-16
*
jit: LDM/STM finally(!) working + MUL, MLA and CLZ
RSDuck
2020-06-16
*
jit: branch instructions
RSDuck
2020-06-16
*
jit: thumb block transfer working
RSDuck
2020-06-16
*
JIT: most mem instructions working
RSDuck
2020-06-16
*
JIT: compilation of word load and store
RSDuck
2020-06-16
*
jit: correct cycle counting for thumb shift by reg
RSDuck
2020-06-16
*
JIT: implemented most ALU instructions
RSDuck
2020-06-16
*
JIT: base
RSDuck
2020-06-16