aboutsummaryrefslogtreecommitdiff
path: root/src/ARMJIT_x64
Commit message (Expand)AuthorAge
* disable literal optimations in DTCMRSDuck2020-06-16
* make literal optimisation more reliableRSDuck2020-06-16
* integrate changes from ARM64 backend and moreRSDuck2020-06-16
* decrease jit block cache address granularityRSDuck2020-06-16
* remove leftover debug codeRSDuck2020-06-16
* new block cache and much more...RSDuck2020-06-16
* load register only if neededRSDuck2020-06-16
* more fixes for flag optimisationRSDuck2020-06-16
* remove debug printingRSDuck2020-06-16
* fixes for flag optimisationRSDuck2020-06-16
* optimise away unneeded flag setsRSDuck2020-06-16
* abandon pipelining on jitRSDuck2020-06-16
* remove unneeded dolphin code, C++11 static_assertRSDuck2020-06-16
* jit: fix RSCRSDuck2020-06-16
* jit: fix thumb hi reg alu and mcr haltRSDuck2020-06-16
* jit: decrease blockcache AddrMapping size for ARM9RSDuck2020-06-16
* jit: fix misc static branch thingsRSDuck2020-06-16
* jit: LDM/STM keep proper stack alignmentRSDuck2020-06-16
* jit: fix BLX_reg with rn=lrRSDuck2020-06-16
* jit: add compile optionRSDuck2020-06-16
* jit: make everything configurableRSDuck2020-06-16
* jit: fix linuxRSDuck2020-06-16
* jit: fix wrongly placed constRSDuck2020-06-16
* jit: SMULL and SMLALRSDuck2020-06-16
* jit: LDM/STM finally(!) working + MUL, MLA and CLZRSDuck2020-06-16
* jit: branch instructionsRSDuck2020-06-16
* jit: thumb block transfer workingRSDuck2020-06-16
* JIT: most mem instructions workingRSDuck2020-06-16
* JIT: compilation of word load and storeRSDuck2020-06-16
* jit: correct cycle counting for thumb shift by regRSDuck2020-06-16
* JIT: implemented most ALU instructionsRSDuck2020-06-16
* JIT: baseRSDuck2020-06-16