aboutsummaryrefslogtreecommitdiff
path: root/basys3/basys3.srcs/ppu_dispctl_demo_top.vhd
blob: dcbe100732331f64f9167d084f34c0c9682f07de (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
library ieee;
library work;

use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use ieee.numeric_std.all;
use work.ppu_consts.all;

entity ppu_dispctl_demo is port(
	CLK100 : in std_logic; -- system clock
	RESET : in std_logic; -- global (async) system reset
	R,G,B : out std_logic_vector(PPU_COLOR_OUTPUT_DEPTH-1 downto 0);
	VSYNC, HSYNC : out std_logic); -- vblank for synchronization
end ppu_dispctl_demo;

architecture Behavioral of ppu_dispctl_demo is
	component ppu_dispctl port( -- display controller
		SYSCLK : in std_logic; -- system clock
		RESET : in std_logic;

		X : out std_logic_vector(PPU_POS_H_WIDTH-1 downto 0); -- tiny screen pixel x
		Y : out std_logic_vector(PPU_POS_V_WIDTH-1 downto 0); -- tiny screen pixel y
		RI,GI,BI : in std_logic_vector(PPU_COLOR_OUTPUT_DEPTH-1 downto 0); -- color in
		PREADY : in std_logic; -- current pixel ready (pixel color is stable)

		RO,GO,BO : out std_logic_vector(PPU_COLOR_OUTPUT_DEPTH-1 downto 0); -- VGA color out
		NVSYNC, NHSYNC : out std_logic; -- VGA sync out
		THBLANK, TVBLANK : out std_logic); -- tiny sync signals
	end component;
	component ppu_dispctl_test_img port ( 
		clka : in std_logic;
		addra : in std_logic_vector (16 downto 0);
		douta : out std_logic_vector (11 downto 0));
	end component;
	signal PREADY : std_logic := '0';
	signal ADDR : std_logic_vector (16 downto 0);
	signal DATA : std_logic_vector (11 downto 0);
	signal X : std_logic_vector(PPU_POS_H_WIDTH-1 downto 0);
	signal Y : std_logic_vector(PPU_POS_V_WIDTH-1 downto 0);

	alias DATA_R is DATA(11 downto 8);
	alias DATA_G is DATA(7 downto 4);
	alias DATA_B is DATA(3 downto 0);
begin
	ADDR <= std_logic_vector(resize(unsigned(X) + (unsigned(Y) * to_unsigned(PPU_SCREEN_WIDTH, ADDR'length)), ADDR'length));

	process(CLK100)
		variable counter : unsigned(3 downto 0) := (others => '0');
	begin
		if rising_edge(CLK100) then
			counter := counter + 1;
			if counter = 5 then PREADY <= '1'; end if;
			if counter = 6 then PREADY <= '0'; end if;
		end if;
	end process;

	test_img : component ppu_dispctl_test_img port map(
		clka => CLK100,
		addra => ADDR,
		douta => DATA);

	display_controller : component ppu_dispctl port map(
		SYSCLK => CLK100,
		RESET => RESET,
		PREADY => PREADY,
		X => X,
		Y => Y,
		RI => DATA_R,
		GI => DATA_G,
		BI => DATA_B,
		RO => R,
		GO => G,
		BO => B,
		NVSYNC => VSYNC,
		NHSYNC => HSYNC,
		TVBLANK => open,
		THBLANK => open);
end Behavioral;