diff options
author | lonkaars <loek@pipeframe.xyz> | 2023-02-21 14:21:33 +0100 |
---|---|---|
committer | lonkaars <loek@pipeframe.xyz> | 2023-02-21 14:21:33 +0100 |
commit | 55c3e36b2367daf6b9b3f894fb6a65b6d6b18158 (patch) | |
tree | fd74e0e138cf89c5a1d4373e9926b58c34c36eb5 /basys3/basys3.srcs/ppu_sprite_bg.vhd | |
parent | 070e154df8f34843d13c10a39c5d18b78c24da29 (diff) |
PPU debugged and working (but with unwanted latches)
Diffstat (limited to 'basys3/basys3.srcs/ppu_sprite_bg.vhd')
-rw-r--r-- | basys3/basys3.srcs/ppu_sprite_bg.vhd | 20 |
1 files changed, 15 insertions, 5 deletions
diff --git a/basys3/basys3.srcs/ppu_sprite_bg.vhd b/basys3/basys3.srcs/ppu_sprite_bg.vhd index a92c401..391083f 100644 --- a/basys3/basys3.srcs/ppu_sprite_bg.vhd +++ b/basys3/basys3.srcs/ppu_sprite_bg.vhd @@ -67,6 +67,8 @@ architecture Behavioral of ppu_sprite_bg is signal TRANSFORM_YI, TRANSFORM_YO : std_logic_vector(PPU_SPRITE_POS_V_WIDTH-1 downto 0); signal PIXEL_BIT_OFFSET : integer := 0; begin + -- TODO: fix latches + -- CIDX tri-state driver CIDX <= O_CIDX when OE = '1' else (others => 'Z'); @@ -105,18 +107,26 @@ begin -- TMM DATA with PIXEL_BIT_OFFSET select - TMM_DATA_PAL_IDX <= TMM_DATA(2 downto 0) when 0, - TMM_DATA(5 downto 3) when 1, - TMM_DATA(8 downto 6) when 2, - TMM_DATA(11 downto 9) when 3, - TMM_DATA(14 downto 12) when 4, + TMM_DATA_PAL_IDX <= I_TMM_DATA(2 downto 0) when 0, + I_TMM_DATA(5 downto 3) when 1, + I_TMM_DATA(8 downto 6) when 2, + I_TMM_DATA(11 downto 9) when 3, + I_TMM_DATA(14 downto 12) when 4, (others => '0') when others; -- state machine (pipeline stage counter) fsm: process(CLK, RESET) begin if RESET = '1' then + -- reset state state <= PL_BAM_ADDR; + -- reset internal pipeline registers + -- O_BAM_ADDR <= (others => '0'); + -- I_BAM_DATA <= (others => '0'); + -- O_TMM_ADDR <= (others => '0'); + -- I_TMM_DATA <= (others => '0'); + -- reset working color register + -- O_CIDX <= (others => '0'); elsif rising_edge(CLK) then state <= next_state; end if; |