diff options
author | lonkaars <loek@pipeframe.xyz> | 2023-02-19 14:26:49 +0100 |
---|---|---|
committer | lonkaars <loek@pipeframe.xyz> | 2023-02-19 14:26:49 +0100 |
commit | 9b84c25a53b7269228743e398b13c19af505226b (patch) | |
tree | 241b24155f723c85148a87926380156fe221094e /basys3/basys3.srcs/ppu.vhd | |
parent | 1b86c3d3cb872213bba475e7da15b0aa231387db (diff) |
format and add apu sources to vivado project file
Diffstat (limited to 'basys3/basys3.srcs/ppu.vhd')
-rw-r--r-- | basys3/basys3.srcs/ppu.vhd | 16 |
1 files changed, 8 insertions, 8 deletions
diff --git a/basys3/basys3.srcs/ppu.vhd b/basys3/basys3.srcs/ppu.vhd index 28134c6..663f3ab 100644 --- a/basys3/basys3.srcs/ppu.vhd +++ b/basys3/basys3.srcs/ppu.vhd @@ -188,14 +188,14 @@ begin SYSCLK <= CLK100; SYSRST <= RESET; - -- internal unused lines - -- - -- these lines would be used if components use memory blocks as RAM blocks - -- (like how TMM and BAM work), the registers of these memory regions are - -- directly exposed internally, and are as such not used as RAM blocks - AUX_AI <= (others => '0'); - FAM_AI <= (others => '0'); - PAL_AI <= (others => '0'); + -- internal unused lines + -- + -- these lines would be used if components use memory blocks as RAM blocks + -- (like how TMM and BAM work), the registers of these memory regions are + -- directly exposed internally, and are as such not used as RAM blocks + AUX_AI <= (others => '0'); + FAM_AI <= (others => '0'); + PAL_AI <= (others => '0'); pipeline_clock_edge_generator: component ppu_pceg port map( CLK => SYSCLK, |